



#### **COSE222 Computer Architecture**

## **Lecture 4. RISC-V A Extension**

**Atomic Instructions** 

Prof. Taeweon Suh
Computer Science & Engineering
Korea University

# **Atomic Read-Modify-Write Operation**

A typical approach: Atomic exchange instruction



# **Atomic Read-Modify-Write Operation**

#### Variants:

#### test&set

- Read from memory to register, Set 1 to memory
- Test register (0: success (free), 1: fail)



```
lock: t&s register, location
    bnz register, lock
    ret

unlock: st location, #0
    ret
```

#### swap

- Read from memory to register, store register to memory
- Lock can be implemented by replacing test&set with swap as long as 0 and 1 are used

# **Atomic Read-Modify-Write Operation**

### Variants:

- fetch&op family
  - Read from memory location to register
  - Apply operation to the value read
  - Store the value to memory location
  - Examples: fetch&increment, fetch&decrement, fetch&add

### compare&swap (CAS)

- Compare the value in the mem location with first register
- If equal, swap the value in memory and second register
- Require 2 registers, a memory location

### **Lock-Free Data Structure with CAS**

- For accessing shared resources, the traditional approach to multithreaded programming is to use locks
  - Synchronization primitives such as mutexes and semaphores are used to ensure that certain sections of code are not executed concurrently
  - Blocking a thread is undesirable for many reasons: deadlock, livelock, priority inversion
- Non-blocking algorithms do not suffer from these downsides
  - Lock-free data structure can be used to improve performance
  - Lock-free data structure increases the amount of time spent in parallel execution rather than serial execution
    - Access to the shared data structure does not need to be serialized to stay coherent

# Example: Lock-free data structure w/ CAS

```
while (1) {
    n->next = p->next;
    Node *old_next = p->next;
    if (compare_and_swap(&p->next, old_next, n))
        return;
}

static int compare and swap(int *ptr, int oldVal, int newVal)
```



# Atomic Read-Modify-Write Operation

- Problem with test&set
  - Traffic generated during waiting time
    - Write transaction to the cache block, thus invalidation transactions to other cache holding the block
- Enhancements
  - test&set with backoff
  - Test-and-test&set
    - Processes busy-wait by repeatedly reading with a standard load (not **test&set**) until the it turns from 1 (locked) to 0 (unlocked)
      - 0: free
      - 1: locked

# Load-Locked, Store-Conditional

#### Motivations

- In addition to spinning with reads rather than readmodify-write (test-and-test&set), we prefer that failed attempts to complete the read-modify-write do not generate invalidations
- It would be useful to have a single primitive that allows us to implement a range of atomic readmodify-write operations (test&set, fetch&op, compare&swap) rather than implementing each with a separate instruction

# Load-Locked (LL), Store-Conditional (SC)

- Load-locked (load-linked)
  - Load synchronization variable into a register
  - Followed by arbitrary instructions manipulating the value in the register (modify-part)

#### Store-Conditional

 Try to write the register back to memory location if and only if no other processor has written to that location (or cache block) since this processor completed its LL (load-locked)

• 0: free

1: locked

```
lock: ll reg1, location
    bnz reg1, lock

sc location, reg2
    beqz lock
    ret

unlock: st location, #0
    ret
```

## **Atomic Operation Support in RISC-V**

#### 2 ways

- LR (Load Reserved) / SC (Store Conditional)
- AMOs (Atomic Memory Operations)

#### Why?

- There are 2 quite distinct use cases
- LR/SC
  - Programming language developers assume that the underlying architecture can perform CAS operation
  - CAS is a universal synchronization primitive
  - but requires 3 source operands, complicating instruction format, datapath, control, memory system interface
  - CAS can be implemented with LR/SC

#### AMOs

- Scale better to large multiprocessor systems than LR/SC
- Reduction operations can be implemented efficiently
- Useful for communication with I/O devices
  - Simplify device drivers and improve I/O performance

# LR (Load-Reserved), SC (Store-Conditional) in RISC-V

- Ir.w : Ir.w rd, (rs1)
  - Read a word from the address in rs1
  - Register a reservation set a set of bytes that subsumes the bytes in the addressed word
- sc.w : sc.w rd, rs2, (rs1)
  - sc.w: conditionally [rs1] ← rs2
  - Succeed only if the reservation is still valid and the reservation set contains the bytes being written
  - If it succeeds, [rs1] ← rs2 & rd ← 0
  - If it fails, no write & rd ← none-zero
  - Regardless of success or failure, executing an sc.w invalidates any reservation held by this hart

#### 8.2 Load-Reserved/Store-Conditional Instructions

| 31     | 27 | 26   | 25   | 24  | 20 19 | 15 14 12 | 11   | 7.6    |
|--------|----|------|------|-----|-------|----------|------|--------|
| funct5 | П  | aq   | rl   | rs2 | rs1   | funct3   | rd   | opcode |
| 5      |    | 1    | 1    | 5   | 5     | 3        | 5    | 7      |
| LR.W/D |    | orde | ring | 0   | addr  | width    | dest | AMO    |
| SC.W/D |    | orde | ring | src | addr  | width    | dest | AMO    |

**CAS** implementation with LR/SC

# **Atomic Memory Operations (AMO)**

## fetch-and-op style atomic primitives

#### 8.4 Atomic Memory Operations

| 31 27         | 26   | 25   | 24  | 20 19 | 15 14 12 | 11   | 7.6    |
|---------------|------|------|-----|-------|----------|------|--------|
| funct5        | aq   | rl   | rs2 | rsl   | funct3   | rd   | opcode |
| 5             | 1    | 1    | 5   | 5     | 3        | 5    | 7      |
| AMOSWAP.W/D   | orde | ring | src | addr  | width    | dest | AMO    |
| AMOADD.W/D    | orde | ring | src | addr  | width    | dest | AMO    |
| AMOAND.W/D    | orde | ring | src | addr  | width    | dest | AMO    |
| AMOOR.W/D     | orde | ring | src | addr  | width    | dest | AMO    |
| AMOXOR.W/D    | orde | ring | src | addr  | width    | dest | AMO    |
| AMOMAX[U].W/I | orde | ring | src | addr  | width    | dest | AMO    |
| AMOMIN[U].W/D | orde | ring | src | addr  | width    | dest | AMO    |

#### **Lock implementation example**

```
amoswap.w rd, rs2, (rs1)
amoadd.w rd, rs2, (rs1)
```

```
li t0, 1
again:
lw t1, (a0)
bnez t1, again
amoswap.w.aq t1, t0 (a0) // attempt to acquire lock
bnez t1, again
#
# Critical section
#
amoswap.w.rl x0, x0 (a0) // release lock by storing 0
```

# Regarding LL / SC

- LL and SC instructions are supported by a number of architectures; Alpah AXP (ldl\_l/stl\_c), MIP (ll/sc) and ARM (ldrex/strex)
- LL/SC does not suffer from the ABA problem
- In practice, there are often severe restrictions on what a thread can do between a LL and the matching SC
  - A context switch, another LL, or another load or store instruction may cause the SC to fail

## LR / SC in RISC-V

- A-extension requires that the address in rs1 be naturally aligned to the size of the operand
  - 4-byte aligned for 32-bit words
  - 8-byte aligned for 64-bit words
  - Otherwise, misaligned exception or access-fault exception generated
- An implementation can register an arbitrarily large reservation set on each LR, provided the reservation set includes all bytes of the addressed data word or doubleword
  - The platform should provide a means to determine the size and shape of the reservation set
- SC must fail if;
  - a store to the reservation set from another hart occurs between the LR and SC
  - a write from some other device to the bytes accessed by the LR occurs between the LR and SC
  - There is another SC (to any address) between the LR and the SC in program order

# **Constrained LR/SC loops**

The standard A extension defines constrained LR/SC loops, which have the following properties:

- The loop comprises only an LR/SC sequence and code to retry the sequence in the case of failure, and must comprise at most 16 instructions placed sequentially in memory.
- An LR/SC sequence begins with an LR instruction and ends with an SC instruction. The dynamic code executed between the LR and SC instructions can only contain instructions from the base "I" instruction set, excluding loads, stores, backward jumps, taken backward branches, JALR, FENCE, FENCE, and SYSTEM instructions. If the "C" extension is supported, then compressed forms of the aforementioned "I" instructions are also permitted.
- The code to retry a failing LR/SC sequence can contain backwards jumps and/or branches to repeat the LR/SC sequence, but otherwise has the same constraint as the code between the LR and SC.
- The LR and SC addresses must lie within a memory region with the *LR/SC* eventuality property. The execution environment is responsible for communicating which regions have this property.
- The SC must be to the same effective address and of the same data size as the latest LR executed by the same hart.

## **Local Monitor in ARMv7 A & R**



Operations marked \* are possible alternative IMPLEMENTATION DEFINED options.

In the diagram: LoadExc1 represents any Load-Exclusive instruction

StoreExc1 represents any Store-Exclusive instruction

Store represents any other store instruction.

Table A3-3 Effect of Exclusive instructions and write operations on the local monitor

Any LoadExc1 operation updates the tagged address to the most significant bits of the address x u



Figure 1-1 Local and global monitors in a multi-core system

- ARMv7 AR Architecture Reference Manual
- ARM Synchronization Primitives (2009)

| Initial state    | Operation <sup>a</sup>                                               | Effect                                            | Final state                   |  |
|------------------|----------------------------------------------------------------------|---------------------------------------------------|-------------------------------|--|
| Open Access      | CLREX                                                                | No effect                                         | Open Access                   |  |
|                  | StoreExcl(x)                                                         | Does not update memory, returns status 1          | Open Access                   |  |
|                  | LoadExcl(x)                                                          | Loads value from memory, tags address x           | Exclusive Access              |  |
|                  | Store(x)                                                             | Updates memory, no effect on monitor              | Open Access                   |  |
| Exclusive Access | CLREX                                                                | CLREX Clears tagged address                       |                               |  |
|                  | StoreExc1(t)                                                         | reExcl(t) Updates memory, returns status 0        |                               |  |
|                  |                                                                      | Updates memory, returns status 0 <sup>b</sup>     | — Open Access                 |  |
|                  | StoreExcl(!t)  Does not update memory, returns status 1 <sup>b</sup> |                                                   | — Open Access                 |  |
|                  | LoadExcl(x)                                                          | Loads value from memory, changes tag to address x | Exclusive Access              |  |
| Exclusive Access | AND THE PERSON NAMED IN                                              | A CONTROL OF THE PROPERTY                         | Exclusive Access              |  |
|                  | Store(!t)                                                            | Updates memory                                    | Open Access <sup>h</sup>      |  |
|                  | - 144                                                                | 525300                                            | Exclusive Access <sup>1</sup> |  |
|                  | Store(t)                                                             | Updates memory                                    | Open Access <sup>b</sup>      |  |

#### a. In the table:

LoadExc1 represents any Load-Exclusive instruction

StoreExc1 represents any Store-Exclusive instruction

Store represents any store operation other than a Store-Exclusive operation.

- t is the tagged address, bits[31:a] of the address of the last Load-Exclusive instruction. For more information, see Tagging and the size of the tagged memory block on page A3-121.
- b. IMPLEMENTATION DEFINED alternative actions.

## Cortex-A9 in Zynq-7000



Chapter 3: Application Processing Unit

- Both data cache read misses and write misses are non-blocking with up to four outstanding data cache read misses and up to four outstanding data cache write misses being supported.
- The APU data caches offer full snoop coherency control utilizing the MESI algorithm.
- The data cache in Cortex-A9 contains local load/store exclusive monitor for LDREX/STREX synchronizations. These instructions are used to implement semaphores. The exclusive monitor handles one address only, with eight 8 words or one cache line granularity. Therefore, avoid interleaving LDREX/STREX sequences and always execute a CLREX instruction as part of any context switch.

# **Backup Slides**

## **RV32I Base Instruction Set**

|              | imm[31:12]      | Base Instr |     | rd          | 0110111  | LUI    |
|--------------|-----------------|------------|-----|-------------|----------|--------|
|              | imm[31:12]      |            |     | rd          | 0010111  | AUIPC  |
| im           | m[20]10:1[11]19 | 1-1-9      |     | rd          | 1101111  | JAL    |
| imm[11       |                 | rsl        | 000 | rd          | 1100111  | JALR   |
| imm[12]10:5] | rs2             | rsi        | 000 | imm[4:1[11] | 11000111 | BEQ    |
| imm 12 10:5  | rs2             | rsl        | 001 | imm 4:1 11  | 1100011  | BNE    |
| imm 12 10:5  | rs2             | rsl        | 100 | imm 4:1 11  | 1100011  | BLT    |
| imm 12 10:5  | rs2             | rsl        | 101 | imm 4:1 11  | 1100011  | BGE    |
| imm 12 10:5  | rs2             | rs1        | 110 | imm[4:1 11] | 1100011  | BLTU   |
| imm 12 10:5  | rs2             | rsl        | 111 | imm 4:1 11  | 1100011  | BGEU   |
| imm[11       | A second        | rs1        | 000 | rd          | 0000011  | LB     |
| imm 11       |                 | rs1        | 001 | rd          | 0000011  | LH     |
| imm 11       | (24)            | rs1        | 010 | rd          | 0000011  | LW     |
| imm 11       |                 | rs1        | 100 | rd          | 0000011  | LBU    |
| imm 11       |                 | rs1        | 101 | rd          | 0000011  | LHU    |
| imm[11:5]    | rs2             | rsl        | 000 | imm[4:0]    | 0100011  | SB     |
| imm[11:5]    | rs2             | rs1        | 001 | imm 4:0     | 0100011  | SH     |
| imm[11:5]    | rs2             | rs1        | 010 | imm[4:0]    | 0100011  | SW     |
| imm[11       |                 | rs1        | 000 | rd          | 0010011  | ADDI   |
| imm 11       |                 | rs1        | 010 | rd          | 0010011  | SLTI   |
| imm[11       |                 | rsl        | 011 | rd          | 0010011  | SLTIU  |
| imm[11       |                 | rs1        | 100 | rd          | 0010011  | XORI   |
| imm[11       |                 | rsl        | 110 | rd          | 0010011  | ORI    |
| imm[11       | 174.0           | rs1        | 111 | rd          | 0010011  | ANDI   |
| 0000000      | shamt           | rs1        | 001 | rd          | 0010011  | SLLI   |
| 0000000      | shamt           | rs1        | 101 | rd          | 0010011  | SRLI   |
| 0100000      | shamt           | rs1        | 101 | rd          | 0010011  | SRAL   |
| 0000000      | rs2             | rsl        | 000 | rd          | 0110011  | ADD    |
| 0100000      | rs2             | rs1        | 000 | rd          | 0110011  | SUB    |
| 0000000      | rs2             | rsl        | 001 | rd          | 0110011  | SLL    |
| 0000000      | rs2             | rs1        | 010 | rd          | 0110011  | SLT    |
| 0000000      | rs2             | rs1        | 011 | rd          | 0110011  | SLTU   |
| 0000000      | rs2             | rs1        | 100 | rd          | 0110011  | XOR    |
| 0000000      | rs2             | rsl        | 101 | rd          | 0110011  | SRL    |
| 0100000      | rs2             | rs1        | 101 | rd          | 0110011  | SRA    |
| 0000000      | rs2             | rs1        | 110 | rd          | 0110011  | OR     |
| 0000000      | rs2             | rs1        | 111 | rd          | 0110011  | AND    |
| fm pre       | ed succ         | rsl        | 000 | rd          | 0001111  | FENCE  |
| 00000000     | 0000            | 00000      | 000 | 00000       | 1110011  | ECALL  |
| 00000000     | 0001            | 00000      | 000 | 00000       | 1110011  | EBREAL |

**U-type** 

**J-type** 

**B-type** 

S-type

#### **I-type**

| 31        | 25 24                   | 20 19                                                                 | 15.14                                                                                                                                                                    | 12 11                                                                                                                          | 7.6                                                                                                                                                                                                                                                                        |
|-----------|-------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| imm[11:5] | imm 4:0                 | rs1                                                                   | func                                                                                                                                                                     | t3 rd                                                                                                                          | opcode                                                                                                                                                                                                                                                                     |
| 7         | 5                       | 5                                                                     | - 3                                                                                                                                                                      | 5                                                                                                                              | 7                                                                                                                                                                                                                                                                          |
| 0000000   | shamt[4:0               | src                                                                   | SLL                                                                                                                                                                      | I dest                                                                                                                         | OP-IMM                                                                                                                                                                                                                                                                     |
| 0000000   | shamt[4:0               | src                                                                   | SRI                                                                                                                                                                      | .I dest                                                                                                                        | OP-IMM                                                                                                                                                                                                                                                                     |
| 0100000   | shamt[4:0               | src                                                                   | SRA                                                                                                                                                                      | M dest                                                                                                                         | OP-IMM                                                                                                                                                                                                                                                                     |
|           | 7<br>0000000<br>0000000 | imm[11;5] imm[4:0]<br>7 5<br>0000000 shamt[4:0]<br>0000000 shamt[4:0] | imm[14:5]         imm[4:0]         rs1           7         5         5           0000000         shamt[4:0]         src           0000000         shamt[4:0]         src | mm[14:5]   mm]4:0]   rs1   func<br>  7   5   5   3<br>  0000000   shamt[4:0]   src   SLI<br>  0000000   shamt[4:0]   src   SRI | imm[14:5]         imm[4:0]         rs1         funct3         rd           7         5         5         3         5           0000000         shamt[4:0]         src         SLLI         dest           0000000         shamt[4:0]         src         SRLI         dest |

#### I-type specialization

#### **R-type**

| funct7       | rs2           | rsl    | funct3 | rd          | opcode |
|--------------|---------------|--------|--------|-------------|--------|
| imm 11:0     |               | rs1    | funct3 | rd          | opcode |
| imm[11:5]    | rs2           | rs1    | funct3 | imm[4:0]    | opcode |
| imm[12]10:5] | rs2           | rs1    | funct3 | imm[4:1 11] | opeode |
|              | rd            | opcode |        |             |        |
| imn          | 20 10:1 11 19 |        | rd     | opcode      |        |

#### **Korea Univ**

## **Branch Pseudo-instructions**

| pseudoinstruction   | Base Instruction    | Meaning                     |
|---------------------|---------------------|-----------------------------|
| beqz rs, offset     | beq rs, x0, offset  | Branch if $=$ zero          |
| bnez rs, offset     | bne rs, x0, offset  | Branch if $\neq$ zero       |
| blez rs, offset     | bge x0, rs, offset  | Branch if $\leq$ zero       |
| bgez rs, offset     | bge rs, x0, offset  | Branch if $\geq$ zero       |
| bltz rs, offset     | blt rs, x0, offset  | Branch if $<$ zero          |
| bgtz rs, offset     | blt x0, rs, offset  | Branch if $>$ zero          |
| bgt rs, rt, offset  | blt rt, rs, offset  | Branch if >                 |
| ble rs, rt, offset  | bge rt, rs, offset  | Branch if $\leq$            |
| bgtu rs, rt, offset | bltu rt, rs, offset | Branch if >, unsigned       |
| bleu rs, rt, offset | bgeu rt, rs, offset | Branch if $\leq$ , unsigned |

Table 25.2: RISC-V pseudoinstructions.

## **Condition Field**

#### Table A3-1 Condition codes

C clear or Z set

N set and V set, or

N clear and V clear (N == V)

| Opcode<br>[31:28] | Mnemonic<br>extension | Meaning                           | Condition flag state |
|-------------------|-----------------------|-----------------------------------|----------------------|
| 0000              | EQ                    | Equal                             | Z set                |
| 0001              | NE                    | Not equal                         | Z clear              |
| 0010              | CS/HS                 | Carry set/unsigned higher or same | C set                |
| 0011              | CC/LO                 | Carry clear/unsigned lower        | C clear              |
| 0100              | MI                    | Minus/negative                    | N set                |
| 0101              | PL                    | Plus/positive or zero             | N clear              |
| 0110              | VS                    | Overflow                          | V set                |
| 0111              | VC                    | No overflow                       | V clear              |
| 1000              | НІ                    | Unsigned higher                   | C set and Z clear    |

Unsigned lower or same

Signed greater than or equal

Every instruction contains a 4-bit condition code field in bits 31 to 28:

| 28 27 | 31  |
|-------|-----|
| ond   | col |
| ond   | col |

| 1011 | LT | Signed less than          | N set and V clear, or<br>N clear and V set (N != V)                                      |
|------|----|---------------------------|------------------------------------------------------------------------------------------|
| 1100 | GT | Signed greater than       | Z clear, and either $N$ set and $V$ set, or $N$ clear and $V$ clear ( $Z == 0, N == V$ ) |
| 1101 | LE | Signed less than or equal | Z set, or $N$ set and $V$ clear, or $N$ clear and $V$ set ( $Z == 1$ or $N != V$ )       |
| 1110 | AL | Always (unconditional)    | -                                                                                        |
| 1111 | -  | See Condition code 0b1111 | -                                                                                        |
|      |    |                           |                                                                                          |

LS

GE

1001